Freescale Semiconductor /MKL82Z7 /QuadSPI0 /SR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (BUSY)BUSY 0 (IP_ACC)IP_ACC 0 (AHB_ACC)AHB_ACC 0 (AHBGNT)AHBGNT 0 (AHBTRN)AHBTRN 0 (AHB0NE)AHB0NE 0 (AHB1NE)AHB1NE 0 (AHB2NE)AHB2NE 0 (AHB3NE)AHB3NE 0 (AHB0FUL)AHB0FUL 0 (AHB1FUL)AHB1FUL 0 (AHB2FUL)AHB2FUL 0 (AHB3FUL)AHB3FUL 0 (RXWE)RXWE 0 (RXFULL)RXFULL 0 (RXDMA)RXDMA 0 (TXEDA)TXEDA 0 (TXWA)TXWA 0 (TXDMA)TXDMA 0 (TXFULL)TXFULL 0DLPSMP

Description

Status Register

Fields

BUSY

Module Busy

IP_ACC

IP Access. Asserted when transaction currently executed was initiated by IP bus.

AHB_ACC

AHB Access. Asserted when the transaction currently executed was initiated by AHB bus.

AHBGNT

AHB Command priority Granted: Asserted when another module has been granted priority of AHB Commands against IP Commands

AHBTRN

AHB Access Transaction pending

AHB0NE

AHB 0 Buffer Not Empty. Asserted when AHB 0 buffer contains data.

AHB1NE

AHB 1 Buffer Not Empty. Asserted when AHB 1 buffer contains data.

AHB2NE

AHB 2 Buffer Not Empty. Asserted when AHB 2 buffer contains data.

AHB3NE

AHB 3 Buffer Not Empty. Asserted when AHB 3 buffer contains data.

AHB0FUL

AHB 0 Buffer Full. Asserted when AHB 0 buffer is full.

AHB1FUL

AHB 1 Buffer Full. Asserted when AHB 1 buffer is full.

AHB2FUL

AHB 2 Buffer Full. Asserted when AHB 2 buffer is full.

AHB3FUL

AHB 3 Buffer Full. Asserted when AHB 3 buffer is full.

RXWE

RX Buffer Watermark Exceeded

RXFULL

RX Buffer Full

RXDMA

RX Buffer DMA. Asserted when RX Buffer read out via DMA is active i.e DMA is requested or running.

TXEDA

Tx Buffer Enough Data Available

TXWA

TX Buffer watermark Available

TXDMA

TXDMA

TXFULL

TX Buffer Full. Asserted when no more data can be stored.

DLPSMP

Data learning pattern sampling point

Links

() ()